## **EXPERIMENT 6: VHDL Code for Master-Slave Flip-Flop**

```
entity tt is
    Port ( clr,rst,clk j,k : in std_logic;
         qn : inout std_logic : = D'
          q : out std logic);
 end tt.
 architecture Behavioral of tt is
 begin
 process(clk,rst,clr)
 begin
 if rising_edge(clk) then
           if j="1" and k="1" then qn<= not qn;
           else if j=0' and k=0' then qn<=qn
           else qn<=j; o i
end if,
end if.
end if:
if falling_edge(clk) then
q<=qn;
end if,
end process;
end Behavioral;
```

